以下是原始碼(0=a, 1=b, 2=c, 3=d):

```
module Moore_FSM(x_in,clock,reset,y_out);
        input x in,clock, reset;
        output[1:0] y_out;
        reg[1:0] state;
        parameter a=2'b00,b=2'b01,c=2'b10,d=2'b11;
        always @(posedge clock, negedge reset)
                 if(reset==0)state<=a;
                 else case(state) //DésignByGraph
                         a:if(~x_in)state<=c;else state<=b;
                         b:if(x in)state<=d;else state<=c;
                         c:if(x in)state<=d;else state<=b;
                         d:if(~x in)state <= a; else state <= c;
                endcase
        assign y_out=state;
endmodu1e
module main;
        wire[1:0] t_y_out;
        reg t_xin,t_clock,t_reset;
        Moore_FSM M(t_xin,t_clock,t_reset,t_y_out[1:0]);
        initial #20Ò $finish;
        initial begin
                 t_reset=0;
                t_clock=0;
#5 t_reset=1;
                 forever
                 #5 t_clock=~t_clock;
        end
        initial begin
                 //InformationModule
                 t xin=0;
                 #15 t xin=1;
                 forever
                 #10 t xin=~t xin;
                 $dumpfile("verilog.vcd");
                 $dumpvars;
        end
endmodule
```

## 下方為波形圖



上圖與 state[1:0]訊號相同